# Example (MOV B, D)

| C000 | OPCODE |
|------|--------|
|------|--------|

| Instruction cycle of MOV B, D Fetch cycle | $T_1:$ $T_2:$ $T_3:$ $T_4:$ | MAR<br>MBR<br>IR<br>B | ← PC<br>← [MAR]<br>← MBR, PC← PC + 1<br>← D |
|-------------------------------------------|-----------------------------|-----------------------|---------------------------------------------|
|-------------------------------------------|-----------------------------|-----------------------|---------------------------------------------|



# Example (MVI B, 20H)

| C000 | OPCODE |
|------|--------|
| C001 | 20     |

| on cycle<br>B, 20H      | Fetch cycle          | $T_1:$ $T_2:$ $T_3:$ $T_4:$                        | MAR ← PC MBR ← [MAR] IR ← MBR, PC← PC + 1 Unspecified                                                                 |
|-------------------------|----------------------|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|
| Instruction of MVI B, 2 | Memory<br>Read cycle | T <sub>5</sub> : T <sub>6</sub> : T <sub>7</sub> : | $\begin{array}{ll} MAR \leftarrow PC \\ MBR \leftarrow [MAR] \\ B & \leftarrow MBR, PC \leftarrow PC + 1 \end{array}$ |

#### Example (MVI B, 20H)



## Example (MOV M, D)

| C000 | OPCODE |
|------|--------|
|      |        |

| on cycle<br>V M, D            | Fetch cycle           | $T_1:$ $T_2:$ $T_3:$ $T_4:$                        | MAR ← PC MBR ← [MAR] IR ← MBR, PC← PC+1 Unspecified                                          |
|-------------------------------|-----------------------|----------------------------------------------------|----------------------------------------------------------------------------------------------|
| Instruction cycle of MOV M, D | Memory<br>Write cycle | T <sub>5</sub> : T <sub>6</sub> : T <sub>7</sub> : | $\begin{array}{l} MAR \leftarrow HL \\ MBR \leftarrow D \\ [MAR] \leftarrow MBR \end{array}$ |

#### Example (MOV M, D)



## Example (LXI D, 2050H)

| C000 | OPCODE |
|------|--------|
| C001 | 50     |
| C002 | 20     |

| I D, 2050H                        | Fetch cycle          | $T_1$ :<br>$T_2$ :<br>$T_3$ :<br>$T_4$ :            | MAR ← PC  MBR ← [MAR]  IR ← MBR, PC← PC + 1  Unspecified                            |
|-----------------------------------|----------------------|-----------------------------------------------------|-------------------------------------------------------------------------------------|
| Instruction cycle of LXI D, 2050H | Memory<br>Read cycle | T <sub>5</sub> : T <sub>6</sub> : T <sub>7</sub> :  | $MAR \leftarrow PC$ $MBR \leftarrow [MAR]$ $E \leftarrow MBR, PC \leftarrow PC + 1$ |
| Instruction                       | Memory<br>Read cycle | T <sub>8</sub> : T <sub>9</sub> : T <sub>10</sub> : | $MAR \leftarrow PC$ $MBR \leftarrow [MAR]$ $D \leftarrow MBR, PC \leftarrow PC + 1$ |

#### Example (LXI D, 2050H)



### Example (LDA 2040H)

| C000 | OPCODE |
|------|--------|
| C001 | 40     |
| C002 | 20     |

|                                | le                   | T <sub>1</sub> :        | MAR ← PC                                    |
|--------------------------------|----------------------|-------------------------|---------------------------------------------|
|                                | cyc                  | T <sub>2</sub> :        | $MBR \leftarrow [MAR]$                      |
|                                | Fetch cycle          | T <sub>3</sub> :        | IR $\leftarrow$ MBR, PC $\leftarrow$ PC + 1 |
|                                | Fe                   | T4:                     | Unspecified                                 |
| 040H                           | Read                 | T <sub>5</sub> :        | MAR ← PC                                    |
| )A 2                           | ory I                | T <sub>6</sub> :        | $MBR \leftarrow [MAR]$                      |
| Instruction cycle of LDA 2040H | Memory Read cycle    | <b>T</b> <sub>7</sub> : | $Z \leftarrow MBR, PC \leftarrow PC + 1$    |
| " cycl                         | Read                 | Ts:                     | MAR ← PC                                    |
| ctio                           | rry 1                | T <sub>9</sub> :        | $MBR \leftarrow [MAR]$                      |
| Instru                         | Memory Read<br>cycle | T <sub>10</sub> :       | $W \leftarrow MBR, PC \leftarrow PC + 1$    |
|                                |                      | T <sub>11</sub> :       | MAR ← WZ                                    |
|                                | ycle                 | T <sub>12</sub> :       | $MBR \leftarrow [MAR]$                      |
| 6                              | Memory Read cycle    | T <sub>13</sub> :       | A ← MBR                                     |

#### Example (LDA 2040H)



#### Example (OUT FOH)

| C000 | OPCODE |
|------|--------|
| C001 | FO     |

Fetch cycle  $T_1$ :  $MAR \leftarrow PC$  $T_2$ :  $MBR \leftarrow [MAR]$ Instruction cycle of OUT FOH  $T_3$ : IR  $\leftarrow$  MBR, PC  $\leftarrow$  PC + 1  $T_4$ : Unspecified Memory Read cycle  $T_5$ :  $MAR \leftarrow PC$  $T_6$ :  $MBR \leftarrow [MAR]$  $Z \leftarrow MBR, PC \leftarrow PC + 1$  $T_7$ : VO Write cycle  $T_8$ : IOAR ←Z To: IOBR  $\leftarrow$  A  $T_{10}$ : [IOAR] ← IOBR

#### Example (OUT FOH)

